Design Strategies And Architectures For Ultra-Low-Voltage Delta-Sigma Adcs

ELECTRONICS(2021)

引用 5|浏览8
暂无评分
摘要
The design of ultra-low voltage analog CMOS integrated circuits requires ad hoc solutions to counteract the severe limitations introduced by the reduced voltage headroom. A popular approach is represented by inverter-based topologies, which however may suffer from reduced finite DC gain, thus limiting the accuracy and the resolutions of pivotal circuits like analog-to-digital converters. In this work, we discuss the effects of finite DC gain on ultra-low voltage Delta sigma modulators, focusing on the converter gain error. We propose an ultra-low voltage, ultra-low power, inverter-based Delta sigma modulator with reduced finite-DC-gain sensitivity. The modulator employs a two-stage, high DC-gain, switched-capacitor integrator that applies a correlated double sampling technique for offset cancellation and flicker noise reduction; it also makes use of an amplifier that implements a novel common-mode stabilization loop. The modulator was designed with the UMC 0.18 mu m CMOS process to operate with a supply voltage of 0.3 V. It was validated by means of electrical simulations using the Cadence(TM) design environment. The achieved SNDR was 73 dB, with a bandwidth of 640 Hz, and a clock frequency of 164 kHz, consuming only 200.5 nW. It achieves a Schreier Figure of Merit of 168.1 dB. The proposed modulator is also able to work with lower supply voltages down to 0.15 V with the same resolution and a lower power consumption despite of a lower bandwidth. These characteristics make this design very appealing in sensor interfaces powered by energy harvesting sources.
更多
查看译文
关键词
ADC, delta-sigma modulator, energy-harvesting, inverter-like, ultra-low power, ultra-low voltage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要