Breaking the von Neumann bottleneck: architecture-level processing-in-memory technology

SCIENCE CHINA-INFORMATION SCIENCES(2021)

引用 48|浏览61
暂无评分
摘要
The “memory wall” problem or so-called von Neumann bottleneck limits the efficiency of conventional computer architectures, which move data from memory to CPU for computation; these architectures cannot meet the demands of the emerging memory-intensive applications. Processing-in-memory (PIM) has been proposed as a promising solution to break the von Neumann bottleneck by minimizing data movement between memory hierarchies. This study focuses on prior art of architecture level DRAM PIM technologies and their implementation. The key challenges and mainstream solutions of PIM are summarized and introduced. The relative limitations of PIM simulation are discussed, as well as four conventional PIM simulators. Finally, research directions and perspectives are proposed for future development.
更多
查看译文
关键词
processing-in-memory (PIM), von Neumann bottleneck, memory wall, PIM simulator, architecture-level PIM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要