Quasi Delay Insensitive FIFOs: Design Choices Exploration and Comparison

2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)(2021)

引用 2|浏览6
暂无评分
摘要
This paper explores asynchronous FIFOs design choices, more specifically FIFOs from the quasi-delay insensitive (QDI) template family. It proposes eight different asynchronous FIFO structures on a CMOS 45nm technology, using a QDI standard cell library. Structures are exercised through analog-mixed-signal simulation, ranging from nominal to subthreshold supply voltages. Follows a comparison of area, throughput and power efficiency. The experimental results allow inferring a technique for designers to select the most adequate QDI FIFO flavor for specific circuits. Insight on the experiments assesses the beneficial and/or limiting effects of using the specific cell library.
更多
查看译文
关键词
subthreshold supply voltages,nominal supply voltages,QDI template family,quasidelay insensitive FIFO,quasidelay insensitive template family,adequate QDI FIFO flavor,power efficiency,analog-mixed-signal simulation,QDI standard cell library,CMOS technology,quasidelay insensitive template family,asynchronous FIFO design,design choices exploration,specific cell library,size 45.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要