An Fpga-Based Accelerator For Deep Neural Network With Novel Reconfigurable Architecture

IEICE ELECTRONICS EXPRESS(2021)

引用 4|浏览6
暂无评分
摘要
Due to the high parallelism, Data flow architecture is a common solution for deep neural network (DNN) acceleration, however, existing DNN accelerate solutions exhibit limited flexibility to diverse network models. This paper presents a novel reconfigurable architecture as DNN accelerate solution, which consists of circuit blocks all can be reconfigured to adapt to different networks, and maintain high throughput. The proposed architecture shows good transferability to diverse DNN models due to its reconfigurable processing element (PE) array, which can be adjusted to deal with various filter sizes of networks. In the meanwhile, according to proposed data reuse technique based on parameter proportion property of different layers in DNN, a reconfigurable on-chip buffer mechanism is raised. Moreover, the accelerator enhances its performance by exploiting the sparsity property of input feature map. Compared to other state-of-theart solutions based on FPGA, our architecture achieves high performance, and presents good flexibility in the meantime.
更多
查看译文
关键词
deep neural network, accelerate solutions, reconfigurable ar-chitecture, data flow
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要