Clock Synchronization Algorithms Over Ptp-Unaware Networks: Reproducible Comparison Using An Fpga Testbed

IEEE ACCESS(2021)

引用 6|浏览5
暂无评分
摘要
This work explores clock synchronization algorithms used to process timestamps from the IEEE 1588 precision time protocol (PTP). It focuses on the PTP-unaware network scenario, where the network nodes do not actively contribute to PTP's operation. This scenario typically imposes a harsh environment for accurate clock distribution, primarily due to the packet delay variation experienced by PTP packets. In this context, it is essential to process the noisy PTP measurements using algorithms and strategies that consider the underlying clock and packet delay models. This work surveys some attractive algorithms and introduces an open-source analysis library that combines several of them for better performance. It also provides an unprecedented comparison of the algorithms based on datasets acquired from a sophisticated testbed composed of field-programmable gate arrays (FPGAs). The investigation provides insights regarding the synchronization performance under various scenarios of background traffic and oscillator stability.
更多
查看译文
关键词
Delays, Synchronization, Clocks, Protocols, Field programmable gate arrays, Hardware, Global navigation satellite system, Clock synchronization, IEEE 1588, partial timing support, precision time protocol
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要