Design and Implementation of Efficient 8-Bit SIPO Shift Register

Sandeep Kakde,Rajesh Thakare S, Shailesh Kamble, Umakant Mandawkar,Swapnil Mali

Journal of the University of Shanghai for Science and Technology(2020)

引用 0|浏览0
暂无评分
摘要
Area and power are main design constraints in analog and digital circuits. In this paper, a low-power 8-bit shift register is implemented by using true phase single clock (TSPC) D- flip flop which is based on single clock and two clocked transistors. The proposed design successfully solves the long discharge path problem which is bound to occur in conventional type of D-Flip Flop. This paper describes 8 bit serial in parallel out (SIPO) shift register using True Single-Phase Clock(TSPC) technique which reduces an area in terms of transistor count by 85.29%.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要