Negative-Capacitance FET With a Cold Source

IEEE Transactions on Electron Devices(2021)

引用 11|浏览7
暂无评分
摘要
The subthreshold swing (SS) of a field-effect transistor (FET) is given by the body factor multiplied by the transport factor and has a limit of $60\text{ mV} \cdot ^{-1}$ at room temperature in the case of the MOSFET. To break this SS limit, the negative-capacitance FET (NC-FET) lowers the body factor by using a ferroelectric film in the gate stack, whereas the cold source FET (CS-FET) and the Dirac source FET (DS-FET) lower the transport factor by introducing an electronic bandgap or manipulating the density of states in the injecting source. In this work, we theoretically and computationally investigate the possibility of FETs with both NC and CS/DS so that both the body and transport factors are lowered simultaneously. The new device physics of the negative-capacitance CS-FET (NCCS-FET) is numerically investigated for 2-D monolayer black phosphorus (ML-BP) FETs with the Hf 0.5 Zr 0.5 O 3 ferroelectric material in the gate stack. The device characteristics of six different FETs, the conventional MOSFET, CS-FET, DS-FET, NC-FET, NCCS-FET, and NCDS-FET are calculated and compared. Overall, the NCCS-FET achieves an average SS of $30.1\text{ mV} \cdot ^{-1}$ and a minimum SS as low as $7.21\text{ mV} \cdot ^{-1}$ ; its O N–O FF ratio is about four orders of magnitude higher than that of a conventional MOSFET. The combined effects of NC and CS more efficiently decrease power dissipation.
更多
查看译文
关键词
Field-effect transistors (FETs),nanoelectronics,semiconductor device modeling,steep-slope transistors
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要