A 0.0046mm2 6.7μW Three-Stage Amplifier Capable of Driving 0.5-to-1.9nF Capacitive Load with >0.68MHz GBW without Compensation Zero

2020 IEEE Symposium on VLSI Circuits(2020)

引用 0|浏览11
暂无评分
摘要
This paper presents a high-gain energy-efficient three-stage amplifier which employs buffering-based pole relocation and a dual-path structure (BPR-DP). The proposed design does not rely on the introduction of compensation zero and preserves the unity-gain bandwidth of the local feedback loop (LFL), thus improving FOM L by 1.36 times, LC-FOM S by 1.26 times, and LC-FOM L by 3.18 times, as well as the performance robustness, compared to the state-of-the-art designs.
更多
查看译文
关键词
dual-path structure,BPR-DP,unity-gain bandwidth,local feedback loop,three-stage amplifier,high-gain energy-efficient amplifier,capacitive load,buffering-based pole relocation,power 6.7 muW,capacitance 0.5 nF to 1.9 nF
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要