Area-Efficient Extended 3-D Inductor Based on TSV Technology for RF Applications

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2021)

引用 11|浏览5
暂无评分
摘要
An extended model of through-silicon via (TSV)-based solenoid inductor is proposed to save on-chip areas for 3-D radio frequency (RF) ICs and package integration. To achieve a high inductance density, the nested topology consists of high-density TSVs in high-resistivity silicon substrate and multilayers of metals in compatible CMOS process. Then, an analytical inductance model, considering the mutual inductance of TSVs and complicated metal traces, is established and verified. The inductance variation in physical dimensions is studied based on the modeled and simulated results of a TSV solenoid inductor in single tier. The proposed TSV solenoid typology gets better performance at inductance density and quality factor around some frequencies through analytical model and full-wave simulations. Further studies are directed toward RF application overview according to broadband and low power consumption.
更多
查看译文
关键词
3-D inductor,3-D radio frequency integrated circuits (RF ICs),area-efficient,inductance modeling,quality factor Q,through-silicon via (TSV)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要