Via Size Optimization for Optimum Circuit Performance at 3 nm node

2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)(2020)

引用 1|浏览9
暂无评分
摘要
Via size and placement for layer-to-layer connection needs careful assessment. Small via size offers compact pitch and denser connections between metal layers, while larger via size offers reduced resistance for better performance. In this paper, an optimization scheme for via size is presented, without changing the density of via allocation. We show that increasing via CD reduces resistance, resulting in enhanced performance. However, this also results in increased capacitance between different circuit nodes, which causes degradation in performance. These two opposite effects result in an optimum via CD, which offers best performance. We also show that this optimum via CD depends on the resistivity of the via material and the dielectric constant of inter-layer dielectric (ILD) surrounding the via. Via design guidelines for TiN/Co via material and for a futuristic barrier-less metal with equivalent resistivity 1/10th} of cobalt via, is presented for different dielectric constants of surrounding dielectrics.
更多
查看译文
关键词
Via optimization,DTCO,Ring Oscillator,Circuit Modeling,FinFET,Nano-sheet FET,RC delay,Process Optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要