High throughput accelerator interface framework for a linear time-multiplexed FPGA overlay

ISCAS(2020)

引用 5|浏览10
暂无评分
摘要
Coarse-grained FPGA overlays improve design productivity through software-like programmability and fast compilation. However, the effectiveness of overlays as accelerators is dependent on suitable interface and programming integration into a typically processor-based computing system, an aspect which has often been neglected in evaluations of overlays. We explore the integration of a time-multiplexed FPGA overlay over a server-class PCI Express interface. We show how this integration can be optimised to maximise performance, and evaluate the area overhead. We also propose a user-friendly programming model for such an overlay accelerator system.
更多
查看译文
关键词
processor-based computing system,coarse-grained FPGA,linear time-multiplexed FPGA overlay,high throughput accelerator interface framework,overlay accelerator system,user-friendly programming model,server-class PCI Express interface,programming integration,software-like programmability,design productivity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要