MLIP Cores: Designing Hardware Generators with Programmable Microarchitectural Mechanisms

ISCAS(2020)

引用 6|浏览0
暂无评分
摘要
The research addresses implementation of custom internal mechanisms of computational process management abstractly from application functionality in hardware design. Explicit allocation of "microarchitectural middleware" design level is proposed. The key design components used at this level are custom programmable and synthesizable execution kernels "micro-language" IP (MLIP) cores. The supporting framework is being developed by the authors. Experimental designing based on MLIP approach has demonstrated significant (up to 63%) code reusability for hardware cores that do not have any common structural submodules but do share custom internal scheduling and synchronization mechanisms that are cross-cutting relative to the hardware cores structure.
更多
查看译文
关键词
hardware generation,microarchitecture,EDA,MLIP core,scheduling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要