Design of linear algebra hardware accelerators dedicated to implementation in FPGA devices

PRZEGLAD ELEKTROTECHNICZNY(2011)

引用 0|浏览1
暂无评分
摘要
In this paper, methods for hardware linear algebra accelerators dedicated to implementation in FPGA devices, are presented. The two design methods with the use an evolutionary algorithm for allocation mapping are described. The first method is dedicated to creation a parallel architectures which process data on systolic type, dedicated to implementation into multicontext FPGA devices. The second method is used for design of processor array implemented in classic FPGA devices. Parameters of designed accelerators for exemplary linear algebra algorithms are presented and compared with parameters described parallel architectures obtained with the use of another design methods. (Design of linear algebra hardware accelerators dedicated to implementation in FPGA devices.)
更多
查看译文
关键词
processor array,linear algebra,evolutionary algorithms,FPGA devices
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要