Turn-on Gate Resistor Optimization For Paralleled SiC MOSFETs

2020 THIRTY-FIFTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC 2020)(2020)

引用 7|浏览23
暂无评分
摘要
Parallel connection of MOSFETs is often used to increase the current handling capability of power modules. However, the difference of parasitic parameters and switching characteristics of the paralleled devices may lead to current unbalance and oscillation that limits the overall performance. This paper developed an analytical model for the transient current sharing and inherent oscillation for two paralleled SiC MOSFETs’ turn-on process. Based on the developed model, the influences of parasitic parameters are investigated. Optimized gate resistor selection to compensate circuit mismatches is discussed. Spice-based simulation and experiments are conducted to verify the analysis.
更多
查看译文
关键词
SiC, Wide band-gap devices, parallel, transient current sharing, resonance, gate resistor optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要