Synthesizable Injection-Locked Phase-Locked Loop With Multiphase Interlocking Digitally Controlled Oscillator Arrays

2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON)(2019)

引用 1|浏览16
暂无评分
摘要
A synthesizable injection-locked phase-locked loop with multiphase interlocking digitally controlled oscillator arrays (SILPLL-IDCOs) is proposed. By doing interlocking of two digitally controlled oscillators (DCOs), the number of phase provided can be double and the oscillation frequency can be as fast as the original DCO. Moreover, it also adopts frequency tracking loop to isolate the injection path from the traditional PLL path in the ILPLL, so the race condition in the traditional ILPLL can be resolved. The chip has been designed and implemented in TSMC 40 nm GP 1P10M CMOS process technology. In the proposed synthesizable ILPLL, all logic cells and circuit components are using standard cell provided by foundry and our group. The total area of the synthesizable ILPLL core is only 0.01876 mm(2) and provides 8 phase output. The post-layout simulated RMS jitter from a 5.024 GHz output frequency is 0.048 %UI. The total measured power consumption is 10.97 mW at 5.024 GHz output frequency and 78.5 MHz reference clock.
更多
查看译文
关键词
frequency tracking loop,synthesizable ILPLL core,synthesizable injection-locked phase-locked loop,oscillation frequency,TSMC GP 1P10M CMOS process technology,multiphase interlocking digitally controlled oscillator arrays,SIL PLL-IDCOS,injection path isolation,logic cells,logic circuit components,standard cell,post-layout simulated RMS jitter,reference clock,power consumption,size 40.0 nm,frequency 5.024 GHz,power 10.97 mW,frequency 78.5 MHz,UI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要