Low Power Design From Moore to AI for nm Era : Invited Paper

2019 MIXDES - 26th International Conference "Mixed Design of Integrated Circuits and Systems"(2019)

引用 0|浏览11
暂无评分
摘要
This paper reviews key developments and the continuation of low power techniques needed from the Moore to AI eras. SRAM with a wider range of operation, from extreme low to high voltages, is enabled using novel circuit techniques and demonstrated for edge or data centric accelerators. These techniques exploit interconnect as well as inductor and capacitor coupling for boosting on demand. Several chips fabricated in 14nm SOI technology show functional 8T SRAM down to 0.24V-0.30V These new techniques can lead to lower voltage operation of cognitive and neural network for IoT and data centric applications.
更多
查看译文
关键词
low power,low Vmin,voltage boosting,near threshold Voltage,low power SRAM,low power AI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要