A 30Gb/s 2x Half-Baud-Rate CDR
2019 IEEE Custom Integrated Circuits Conference (CICC)(2019)
摘要
This paper presents a 2× half-baud-rate clock and data recovery technique that locks to the edge by performing 2× oversampling at half-baud-rate (every other UI). A test-chip was fabricated in TSMC 28nm HPC CMOS technology demonstrating a 30 Gb/s 2× half-baud-rate CDR with a Tyco 5” channel with 13.06 dB loss at Nyquist. The total power consumption is measured to be 79.2 mW (FOM of 2.64 pJ/bit) for 30 Gb/s PRBS31 input data.
更多查看译文
关键词
CMOS,Receiver,CDR,Clock and Data Recovery
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络