® ) was implemented "/>

A 7nm 4GHz Arm®-core-based CoWoS® Chiplet Design for High Performance Computing

2019 Symposium on VLSI Circuits(2019)

引用 28|浏览93
暂无评分
摘要
A dual-chiplet Chip-on-Wafer-on-Substrate (CoWoS ® ) was implemented in 7nm 15M process. Each SoC chiplet has four Arm ® Cortex ® -A72 processors operating at 4GHz. The on-die interconnect mesh bus operates above 4GHz at 2mm distance. The inter-chiplet connection features a scalable, 0.56pJ/bit power efficiency, 1.6Tb/s/mm2 bandwidth density, and 0.3V Lowvoltage- In-Package-INterCONnect (LIPINCON TM ) interface achieving 8Gb/s/pin and 320GB/s bandwidth. Silicon test-chip measurements validate the processor, on-die interconnects and inter-chiplet interface performance. The built-in eye-scan feature shows the inter-chiplet connection achieves 244mV eye-height and 69% UI eye-width.
更多
查看译文
关键词
high performance computing,SoC chiplet,silicon test-chip measurements,inter-chiplet interface performance,ARM-core-based CoWoS chiplet design,dual-chiplet chip-on-wafer-on-substrate,15M process,ARM Cortex-A72 processors,on-die interconnect mesh bus,inter-chiplet connection,low-voltage-in-package-interconnect interface,power efficiency,bandwidth density,frequency 4.0 GHz,voltage 0.3 V,voltage 244.0 mV,size 7.0 nm,bit rate 320.0 Gbit/s,distance 2.0 mm,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要