MixLock: Securing Mixed-Signal Circuits via Logic Locking

2019 Design, Automation & Test in Europe Conference & Exhibition (DATE)(2019)

引用 36|浏览62
暂无评分
摘要
In this paper, we propose a hardware security methodology for mixed-signal Integrated Circuits (ICs). The proposed methodology can be used as a countermeasure for IC piracy, including counterfeiting and reverse engineering. It relies on logic locking of the digital section of the mixed-signal IC, such that unless the correct key is provided, the mixed-signal performance will be pushed outside of the acceptable specification range. We employ a state-of-the-art logic locking technique, called Stripped Functionality Logic Locking (SFLL). We show that strong security levels are achieved in both mixed-signal and digital domains. In addition, the proposed methodology presents several appealing properties. It is non-intrusive for the analog section, it incurs reasonable area and power overhead, it can be fully automated, and it is virtually applicable to a wide range of mixed-signal ICs. We demonstrate it on a ΣΔ Analog-to-Digital Converter (ADC).
更多
查看译文
关键词
mixed-signal performance,mixed-signal circuits,hardware security methodology,IC piracy,digital section,security levels,mixed-signal integrated circuits,stripped functionality logic locking,MixLock,counterfeiting,reverse engineering,mixed-signal IC digital section,mixed-signal domain,digital domain,area overhead,power overhead,ΣΔ analog-to-digital converter,ΣΔ ADC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要