Low-Latency Semi-Systolic Architecture For Multiplication Over Finite Fields

IEICE ELECTRONICS EXPRESS(2019)

引用 2|浏览12
暂无评分
摘要
In this letter, we propose a low-latency semi-systolic architecture for multiplication based on the shifted polynomial basis over finite fields. The proposed multiplier saves at least 49.9% time complexity and 23.7% area-time complexity as compared to the related multipliers. The proposed multiplier can be used as a core circuit for various applications.
更多
查看译文
关键词
cryptography, finite field arithmetic, modular multiplication, semi-systolic array
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要