Design of a Reconfigurable Chaos Gate with Enhanced Functionality Space in 65nm CMOS

Midwest Symposium on Circuits and Systems Conference Proceedings(2018)

引用 11|浏览1
暂无评分
摘要
In this paper, a three transistor circuit has been implemented in a standard 65 nm CMOS technology. The circuit has been used as a map to generate discrete-time chaotic signals. The map circuit has been combined with another map circuit in order to build a chaotic generator. The circuit is compact since it uses only twelve transistors in total to generate different Boolean functions as part of a chaotic computer. The total power consumption of the chaotic generator is only 18.4 mu W and the area is 0.556 mu m(2). The circuit can be used as a logic gate and has been designed to generate various functions using multiple configurations. The number of functionalities of the chaos gate has been increased by altering the bias and threshold voltages.
更多
查看译文
关键词
Chaos computing,logic obfuscation,CMOS,VLSI,hardware security
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要