Hardware-In-The-Loop Validation Of The Frequency Divider Formula

2018 IEEE POWER & ENERGY SOCIETY GENERAL MEETING (PESGM)(2018)

引用 3|浏览3
暂无评分
摘要
This paper validates a theoretical approach, namely, the frequency divider formula, recently proposed by the first and fourth authors to estimate local frequency variations based on the synchronous machine rotor speeds and on signals from phasor measurement units (PMUs). The validation is based on simulations performed in a Real-Time Digital Simulator with physical PMUs connected in the loop. The case study considers the well-known WSCC 3-machine, 9-bus test system. Simulation results show the high accuracy of the frequency divider formula to estimate the frequency at every bus of the network. Results also show that the frequency divider prevents the numerical issues due to fast variations of the voltage when measured by the PMU and indicate that such a formula can be utilized to test the fidelity of PMU implementations.
更多
查看译文
关键词
hardware-in-the-loop validation,frequency divider formula,local frequency variations,synchronous machine rotor speeds,Real-Time Digital Simulator,phasor measurement units,PMUs,WSCC 3-machine 9-bus test system,frequency estimation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要