An Adc Input Buffer With Optimized Linearity

2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT)(2018)

引用 4|浏览6
暂无评分
摘要
In order to achieve high performance of analog-to-digital converter (ADC), a high-linearity input buffer is needed, especially for IF/RF sampling applications. In this paper, a wide-band input buffer with optimized linearity is proposed. Techniques of AC floating n-well and negative bulk biasing are used to suppress and linearize the parasitic capacitance in the output of the input buffer, hence improve the total linearity. The post simulation results show that the proposed input buffer achieves significant SFDR improvement across a wide input frequency range compared to the conventional circuit. The input buffer operates from a 2.5V supply and consumes 30mA, with input full scale of 1.8 V-p-p,V-diff.
更多
查看译文
关键词
ADC input buffer,analog-to-digital converter,high-linearity input buffer,IF/RF sampling applications,wide-band input buffer,wide input frequency range,voltage 2.5 V,current 30.0 mA,voltage 1.8 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要