Intelligent Dtco (Idtco) For Next Generation Logic Path-Finding

2018 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2018)(2018)

引用 3|浏览31
暂无评分
摘要
Intelligent design technology co-optimization (iDTCO) methodology for next generation logic architecture pathfinding and its application results are presented in this paper. There are 2 major steps in our iDTCO framework; standard cell (STC)-level iDTCO and block -level iDTCO. STC-level iDTCO, the main focus of this paper, consists of 4 major components; (1) full 3D process emulation with litho contour of standard cell (STC) layout, (2) auto-extraction of transistor compact model & parasitic RC extraction (PEX) in 3D, (3) performance-power-yield (PPY) analyzer, (4) multi-objective optimization of layout & process assumption (PA) to get best PPY. Applying our STC-level iDTCO flow to logic arch pathfinding, we could speed up our PPY analysis TAT by 5 similar to 10 times with good accuracy of >95%.
更多
查看译文
关键词
multiobjective optimization,STC-level iDTCO flow,logic arch pathfinding,intelligent DTCO,intelligent design technology co-optimization methodology,iDTCO framework,standard cell-level iDTCO,block-level iDTCO,3D process emulation,standard cell layout,next generation logic architecture pathfinding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要