A 16-level-cell memory with c-axis-aligned a–b-plane-anchored crystal In–Ga–Zn oxide FET using threshold voltage cancel write method

JAPANESE JOURNAL OF APPLIED PHYSICS(2016)

引用 2|浏览29
暂无评分
摘要
We demonstrate a 16-level cell using a nonvolatile oxide semiconductor random access memory test chip based on c-axis-aligned a-b-plane-anchored crystal In-Ga-Zn oxide (CAAC-IGZO) FETs. The memory cell consists of a CAAC-IGZO FET, a p-channel metal-oxide-semiconductor Si FET, and a cell capacitor. Data are written using a threshold voltage cancel write method, and a read circuit composed of voltage followers outputs a read voltage. Using a 200 ns write time of the test chip, the obtained maximum read voltage distribution width is 37mV in the case of 32768 memory cells. The distributions of 16 read voltages are separated from each other without overlapping, with a single voltage follower exhibiting a maximum read voltage distribution width of 25.3 mV. In the % 40 to 85 degrees C temperature range, the voltage distribution range is 0.13V, and the variation due to varying temperatures is 0.24 mV/degrees C. (C) 2016 The Japan Society of Applied Physics
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要