A 1 Gs/S 12-Bit Pipelined Folding Adc With A Novel Encoding Algorithm

IEICE ELECTRONICS EXPRESS(2019)

引用 2|浏览31
暂无评分
摘要
In this paper, a 1-GS/s 12-bit pipelined folding analog-to-digital converter (ADC) fabricated in 40 nm CMOS technology is presented. A new encoding algorithm based on distributed quantization is proposed to simplify the quantization process of the structure with odd folding factor and reduce the hardware consumption of the circuit. The ADC achieves spurious free dynamic range (SFDR) > 72 dB and signal-to-noise and distortion ratio (SNDR) > 57 dB in low input frequencies.
更多
查看译文
关键词
analog-to-digital converter, folding and interpolating, odd folding factor, encoding algorithm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要