An 8 GSps 14 bit RF DAC With IM3<−62 dBc up to 3.6 GHz

IEEE Transactions on Circuits and Systems II: Express Briefs(2019)

引用 11|浏览70
暂无评分
摘要
This brief presents an 8 GSps 14 bit current steering RF digital-to-analog converter (DAC) for communication system. Double edge sampling method is adopted to reduce maximum clock frequency. To suppress the third-order intermodulation (IM3), current switch driver with enhanced reset circuit is proposed. An improved dynamic element matching (DEM) method based on optimized switching sequence is adopted. According to experimental result, the measured IM3 is below −62 dBc up to 3.6 GHz. The digital interpolation and up-converters block are included. Eight lane 10 Gb/s JESD 204B receiver are integrated. The chip is fabricated in 40-nm CMOS, with a die size of 2.75 ${\times }$ 3 mm 2 .
更多
查看译文
关键词
Transistors,Switches,Switching circuits,Radio frequency,Receivers,Delays,Clocks
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要