Traffic-Aware and Memory-Aware Task Scheduling on Multi-Core Chips

2018 IEEE 9th International Conference on Software Engineering and Service Science (ICSESS)(2018)

引用 3|浏览2
暂无评分
摘要
With the development of semiconductor industry and integrated circuits, the performance of processors has been advanced steadily. More and more devices including cores, memories and peripherals are being integrated in chips to meet the requirements of high performance applications. The rapid increase in chip complexity makes it difficult for these devices to work efficiently. In order to facilitate efficient chips systems, we proposed a task scheduling algorithm for Chip Multi-Processors (CMP) which are called Homogeneous Earliest-Finish-Time (HoEFT) algorithm. We use this algorithm to finish two benchmarks on a chip system consisting of eight Processing Elements (PEs) and a 16MB shared memory. The results show that these PEs can reach reasonable utilization under HoEFT algorithm.
更多
查看译文
关键词
Task analysis,Program processors,Scheduling algorithms,Dynamic scheduling,Heuristic algorithms
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要