Utilizing Power Management and Timing Slack for Low Power in High-Level Synthesis

2018 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW)(2018)

引用 0|浏览11
暂无评分
摘要
As the design size continues to increase, low power has become a very important concern. In the high-level synthesis stage, operation scheduling is critical for circuit performance. Previous algorithms do not consider power management and timing slack (operation delay selection) at the same time. Different from previous works, in this paper, we utilize power management and timing slack as possible to reduce the total power under the overall latency constraint. We propose an integer linear programming (ILP) approach to combine operation scheduling, power management, and timing slack selection in order to reduce the total power. Benchmark circuits show that our ILP approach has a significant improvement.
更多
查看译文
关键词
high-level synthesis stage,operation scheduling,operation delay selection,timing slack selection,power management,circuit performance,integer linear programming,ILP approach
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要