Polycrystalline-silicon thin-film transistor fabricated with Cu gate controlled morphology by plating mode

Hee Jae Chae, Kyung Yup Song,Seung Ki Joo

Thin Solid Films(2018)

引用 5|浏览3
暂无评分
摘要
A planarized copper gate thin-film transistor (TFT) using metal-induced laterally-crystallized polycrystalline‑silicon (poly-Si) was fabricated and characterized in this study. The planarized copper gate was able to structurally alleviate the drawbacks of copper and enhance stability to adapt in TFTs. Moreover, the surface of copper was systematically investigated by an electroplating process involving leveling additives such as thiourea and chloride in acidic sulphate-plating baths. These additives can improve surface morphology and ensure a smoother surface of the copper gate, which influence the electrical property of poly-Si TFT while reducing the surface roughness scattering effect. As the gate surface morphology was enhanced, the device exhibited superior electrical characteristics in field-effect mobility, on/off current ratio, and subthreshold slope.
更多
查看译文
关键词
Planarized copper gate,Electroplating,Leveling,Thin-film transistor
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要