Parallel Full Search Algorithm For Motion Estimation On GPU

RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING(2019)

引用 2|浏览6
暂无评分
摘要
Background: Advances in video compression technology have been driven by ever-increasing processing power available in software and hardware. Methods: The emerging High-Efficiency Video Coding (HEVC) standard aims to provide a doubling in coding efficiency with respect to the H.264/AVC high profile, delivering the same video quality at half the bit rate. Results: Thus, the results show high computational complexity. In both standards, the motion estimation block presents a significant challenge in clock latency since it consumes more than 40% of the total encoding time. For these reasons, we proposed an optimized implementation of this algorithm on a low-cost NVIDIA GPU developed with CUDA language. Conclusion: This optimized implementation can provide high-performance video encoder where the speed reaches about 85.
更多
查看译文
关键词
Compute Unified Device Architecture (CUDA),full Search algorithm,GPU,HEVC,motion estimation,Nvidia optimization method
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要