Calculated Risks: Quantifying Timing Error Probability with Extended Static Timing Analysis

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(2019)

引用 11|浏览6
暂无评分
摘要
Timing analysis is a key step in the digital design process. By modeling device delay variations statistical static timing analysis (SSTA) reduces pessimism compared to traditional static timing analysis (STA). However, it ignores the circuit’s logic which causes some timing paths to never, or only rarely, be sensitized. We introduce a general timing analysis approach and tool to calculate the probability that individual timing paths are sensitized, enabling the calculation of bounding delay distributions over all input combinations. We show how this analysis is related to the well-known #SAT problem and present approaches to improve scalability, achieving, on average, results 75% to 37% less pessimistic than STA while running 569 to 16 times faster than Monte-Carlo timing simulation.
更多
查看译文
关键词
Delays,Integrated circuit modeling,Analytical models,Probability,Clocks,Integrated circuit interconnections
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要