Fully aligned via integration for extendibility of interconnects to beyond the 7 nm node

2017 IEEE International Electron Devices Meeting (IEDM)(2017)

引用 35|浏览37
暂无评分
摘要
A fully aligned via (FAV) integration scheme is introduced and demonstrated at 36 nm metal pitch, with extendibility to beyond the 7 nm node. Selective chemistries were developed to recess Cu and W wires and their associated barrier liner materials, so as to create local topography with no adverse effects on these wiring levels or their dielectrics. Dielectric cap layers were optimized for excellent via RIE selectivity, to act as via guiding structures during subsequent level pattern definition. This combination mitigates via overlay and critical dimension (CD) errors. FAV integration can enable line/via area scaling for 70% lower line resistances and 30% larger via contact areas at the same node. Concurrently, FAV improves TDDB reliability through increased minimum insulator spacing, and EM reliability by maximizing via/wire contact area.
更多
查看译文
关键词
fully aligned via integration scheme,FAV integration scheme,interconnects extendibility,Cu wires,W wires,via guiding structures,critical dimension errors,via-wire contact area,TDDB reliability,insulator spacing,EM reliability,subsequent level pattern definition,RIE selectivity,dielectric cap layers,wiring levels,local topography,associated barrier liner materials,size 7.0 nm,size 36.0 nm,Cu,W
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要