Impact of dielectric pocket on analog/RF performance of short channel double gate MOSFET

2017 4th International Conference on Power, Control & Embedded Systems (ICPCES)(2017)

引用 6|浏览38
暂无评分
摘要
In this paper, an exhaustive study of DPDG MOSFET for analog/RF performance has been done. DG MOSFET and DPDG MOSFET are examined through extensive 2D device simulation and comprehensive elucidation for investigating their suitability in nanoscale regime. The simulation result reveals that the DPDG MOSFET displays a significant enhancement over DG MOSFET for analog/RF performance in terms of their major figure of merits such as trans-conductance (g m ), output trans-conductance (g d ) early voltage (V EA )intrinsic gain (A v )trans-conductance generation factor (TGF), cut-off frequency (f T ), trans-conductance frequency product (TFP), gain frequency product (GFP), gain trans-conductance frequency product (GTFP). Further, higher order trans-conductance coefficients such as g m2 , g m3 and inter-modulation device parameters such as VIP2, VIP3, IIP3 and IMD3 are analyzed for linearity performance of device that are useful for obtaining the device bias point for RFIC design optimization. The simulation result for electrostatic parameters such as drain induced barrier lowering (DIBL), subthreshold swing (SS) and ratio of I on to I off shows that DPDG MOSFET exhibit higher immunity against SCEs in comparison to DG MOSFET. Moreover, DPDG shows characteristics that makes it preferable for high linearity applications.
更多
查看译文
关键词
SDMDG,ADMDG,DIBL,trans-conductance generation factor and SCEs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要