A 65-nm Reliable 6T CMOS SRAM Cell with Minimum Size Transistors

IEEE Transactions on Emerging Topics in Computing(2019)

引用 33|浏览19
暂无评分
摘要
As minimum area SRAM bit-cells are obtained when using cell ratio and pull-up ratio of 1, we analyze the possibility of decreasing the cell ratio from the conventional values comprised between 1.5–2.5 to 1. The impact of this option on area, power, performance and stability is analyzed showing that the most affected parameter is read stability, although this impact can be overcome using some of the read assist circuits proposed in the literature. The main benefits are layout regularity enhancement, with its consequent higher tolerance to variability, cell area reduction by 25% (with respect to a cell having a cell ratio of 2), leakage current improvement by a 35 %, as well as energy dissipation reduction and a soft error rate per bit improvement of around 30 %.
更多
查看译文
关键词
Transistors,Circuit stability,Stability analysis,Inverters,SRAM cells,Layout
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要