Three-Parallel Reed-Solomon Decoder using a Simplified Step-by-Step Algorithm

2018 IEEE 7th Global Conference on Consumer Electronics (GCCE)(2018)

引用 3|浏览8
暂无评分
摘要
In this paper, the simplified step-by-step Reed-Solomon (RS) decoding algorithm was adopted in this work to reduce the hardware complexity and power consumption. According to the advantages of the step-by-step RS decoding algorithm, we propose the three-parallel hardware architecture to speed up the RS decoding rate without the need for recursively solving the error-location polynomial and performing the Forney algorithm. Finally, using TSMC 90nm technology, the proposed design has a working frequency of up to 286MHz. The gate counts and throughput of this chip core are approximately 131K gates and 6.8Gb/s at 286MHz, respectively.
更多
查看译文
关键词
Reed-Solomon Code,Step-by-Step Algorithm,Systolic Array
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要