An Out-of-Order RISC-V Processor with Resilient Low-Voltage Operation in 28NM CMOS

2018 IEEE Symposium on VLSI Circuits(2018)

引用 10|浏览99
暂无评分
摘要
An open-source out-of-order superscalar processor implements the 64-bit RISC-V instruction set architecture (ISA) and achieves 3.77 CoreMark/MHz. The 2.7 mm×1.8 mm chip includes one core operating at 1.0 GHz at nominal 0.9 V with 1 MB of level-2 (L2) cache in a 28 nm HPM process. A line recycling (LR) technique reuses faulty cache lines that fail at low voltages to correct errors with only 0.77% L2 area overhead. LR reduces minimum operating voltage to 0.47 V, improving energy efficiency by 43% with negligible impact on CPI.
更多
查看译文
关键词
28 nm HPM process,faulty cache lines,minimum operating voltage,out-of-order RISC-V processor,resilient low-voltage operation,28NM CMOS,64-bit RISC-V instruction set architecture,ISA,level-2 cache,L2 cache,LR technique,3.77 CoreMark-MHz,open-source out-of-order superscalar processor,line recycling technique,CPI
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要