A high-speed analog front-end circuit used in a 12bit 1GSps pipeline ADC

2015 IEEE 11th International Conference on ASIC (ASICON)(2015)

引用 3|浏览5
暂无评分
摘要
In this paper, a high speed analog front-end circuit used in a 12bit 1GSps pipeline ADC is presented, the circuit is composed of a high speed on-chip input buffer and a flip-around sample-and-hold (S/H) amplifier, by using N-well Electric potential bootstrapping technique, the circuit acquired a excellent performance at high input frequency. The entire circuit was designed in TSMC 65nm CMOS process. Transient simulation without noise shows that when work together with an embedded 12bit 1GSps A/D conversion core, the circuit achieves a SNDR of 81.93dB and a SFDR of 82.42dB with an input frequency of 57.6MHz, and when the input signal frequency increase to 476MHz, the circuit achieves a SNDR of 76.48dB and a SFDR of 76.8dB.
更多
查看译文
关键词
complementary metal oxide semiconductor,analog-digital converter,SFDR,SNDR,TSMC 65nm CMOS process,N-well electric potential bootstrapping technique,S/H amplifier,flip-around sample-and-hold amplifier,high speed on-chip input buffer,pipeline ADC,high-speed analog front-end circuit,word length 12 bit,size 65 nm,frequency 57.6 MHz,frequency 476 MHz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要