A High Performance Gated Voltage Level Translator with Integrated Multiplexer

Dharshak B. S.,Rahul M. Rao

2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems (VLSID)(2018)

引用 0|浏览22
暂无评分
摘要
Multiple supply voltages are commonly used in designs to enable better power performance through dedicated control of the supply voltage of the various functional units. In multiple supply voltage designs, circuits are partitioned into voltage islands that operate at their optimum supply voltages which necessitates the use of voltage level translators between them. This paper presents a high performance voltage level translator design aimed at minimizing insertion penalty by minimizing logic contention and thereby improving latency. In addition, the proposed voltage level translator design has an integrated logic multiplexer function built in through an enable signal. Simulation results of the proposed voltage level translator in comparison with the conventional voltage level translator shows upto 42% delay reduction, combined with a power benefit upto 15%, for supply voltage ranging from near-threshold to above-threshold levels.
更多
查看译文
关键词
Level translator,Near-threshold,Above-threshold,Multiple supply voltages,Logic contention,Latency,Multiplexing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要