Droop mitigation using critical-path sensors and an on-chip distributed power supply estimation engine in the z14™ enterprise processor.

ISSCC(2018)

引用 36|浏览129
暂无评分
摘要
Enterprise server processor designs, which operate at extreme high frequencies and power envelopes, depend critically on power supply noise mitigation techniques. With supply voltage scaling, very high current draws, and broad usage of clock gating, advanced solutions are needed for next-generation products to minimize droop mitigation response time, which can be defined as the latency from when a dangerous droop begins until a countermeasure is effective.
更多
查看译文
关键词
droop mitigation response time minimization,next-generation products,clock gating,z14 enterprise processor,droop mitigation,on-chip distributed power supply estimation engine,critical-path sensors,supply voltage scaling,power supply noise mitigation techniques,power envelopes,enterprise server processor designs
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要