Edge pursuit comparator with application in a 74.1dB SNDR, 20KS/s 15b SAR ADC.

ASP-DAC(2018)

引用 3|浏览59
暂无评分
摘要
This paper presents a new energy-efficient ring oscillator collapse-based comparator, which is called edge-pursuit comparator (EPC) and demonstrated it in a 15-bit SAR ADC. The comparator automatically adjusts the performance according to its input difference without any control, eliminating unnecessary energy spent on coarse comparisons. The employed SAR ADC supplements a 10-bit differential main CDAC with a 5-bit common-mode CDAC which uses common to differential gain tuning to improves linearity by reducing the effect of switch parasitic capacitance. A test chip fabricated in 40nm CMOS shows 74.12 dB SNDR and 173.4 dB FOMs. The comparator consumes 104 nW with the full ADC consuming 1.17 μW.
更多
查看译文
关键词
edge pursuit comparator,energy-efficient ring,edge-pursuit comparator,15-bit SAR ADC,unnecessary energy,employed SAR ADC,10-bit differential main CDAC,5-bit common-mode CDAC,common to differential gain tuning,SNDR,switch parasitic capacitance,CMOS,EPC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要