A 1.41mw On-Chip/Off-Chip Hybrid Transposition Table For Low-Power Robust Deep Tree Search In Artificial Intelligence Socs

2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC)(2017)

引用 2|浏览24
暂无评分
摘要
An on-chip/off-chip hybrid transposition table (TT) is proposed to implement artificial intelligence functions in mobile platforms. In order to meet the power consumption and throughput requirements for realizing the intelligence functions in real-time, the TT is playing a key role to prevent the duplicated evaluations in a tree search by storing search results. Three key features, 1) On-chip/off-chip hybrid TT architecture, 2) On-chip buffer cache, and 3) Progress-based entry replacement policy, are proposed to overcome the design challenges (hit rate, latency and off-chip bandwidth) for implementing the TT. The proposed hybrid TT is fabricated in a 65nm CMOS technology, and achieves 35% hit ratio and 220ns latency with only 1.41mW power consumption and 2.9MB/s off-chip memory bandwidth.
更多
查看译文
关键词
Transposition table, tree search, cache, artificial intelligence
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要