Employing The Mixed Fbb/Rbb In The Design Of Finfet Logic Gates

PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON)(2015)

引用 0|浏览21
暂无评分
摘要
Series structures are inevitable and common in the design of digital logic gates. In this paper, to reduce the leakage power, we transplant the technique of mixed forward and reverse back-gate bias (mixed FBB/RBB) from FinFET forced stacks to the more widely-used series structures in FinFET logic gates. By employing the mixed FBB/RBB technique, the goal of leakage reduction is achieved without speed penalty. Performance of series structures of NMOS/PMOS transistors are studied. Simulation results based on the Predictive Technology Model 32nm FinFET model indicate that the speed can be maintained the same while reducing the leakage up to a factor of 18.3 compared with the structure without mixed back-gate biasing. This approach provides us a new viewpoint in designing low stand-by circuits without any sacrifice in the speed. The 16-bit ripple carry adder based on this methodology can acquire at least 51.8% leakage reduction.
更多
查看译文
关键词
Back-Gate Biasing, FinFET, Series Structure, Leakage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要