A 10-Transistor 65 nm SRAM Cell Tolerant to Single-Event Upsets

Journal of Electronic Testing(2016)

引用 9|浏览0
暂无评分
摘要
A novel SRAM cell tolerant to single-event upsets (SEUs) is presented in this paper. By adding four more transistors inside, the proposed circuit can obtain higher critical charge at each internal node compared to the conventional 6-transistor (6T) cell. Arrays of 2k-bit capacitance of these two designs were implemented in a 65 nm CMOS bulk technology for comparison purpose. Radiation experiments showed that, at the nominal 1.0 V supply voltage, the proposed cell achieves 47.1 % and 49.3 % reduction in alpha and proton soft error rates (SER) with an area overhead of 37 %.
更多
查看译文
关键词
Alpha particle,Proton,Single event upset (SEU),Soft error rate (SER),SRAM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要