8.6 A 2.5-to-5.75GHz 5mW 0.3psrms-jitter cascaded ring-based digital injection-locked clock multiplier in 65nm CMOS

2017 IEEE International Solid-State Circuits Conference (ISSCC)(2017)

引用 51|浏览53
暂无评分
摘要
Ring oscillator (RO)-based clock multipliers are traditionally used for clocking digital systems such as processors. While they are most commonly implemented using PLLs, it is becoming increasingly difficult to design them in a power efficient manner, as their jitter requirements grow more stringent. Recognizing that the main limitation of PLLs arises from limited RO noise suppression bandwidth (NBW = F REF /10), multiplying delay-locked loops (MDLLs) that suppress noise by replacing a RO's noisy edge with a clean reference clock edge have gained prominence [1-3]. Such an edge replacement operation suppresses RO noise with an increased NBW of about F REF /4 [1]. However, imperfections of edge replacement logic have limited the output frequency of MDLLs [1, 2] or degraded their jitter performance at frequencies beyond 2.5GHz [3]. Furthermore, MDLLs are susceptible to transistor non-idealities and require elaborate analog calibration schemes that are prone to circuit imperfections [2, 3]. In contrast to PLLs and MDLLs, injection-locked clock multipliers (ILCMs) lock RO frequency to an integer multiple (N) of F REF by injecting narrow pulses at F REF into the RO whose free running frequency is about NF REF [4]. Because ILCMs do not require logic that needs to adhere to stringent timing requirements (like MDLLs) they are better suited for generating high frequencies. However, their jitter performance is limited by: (i) smaller NBW (≈ F REF /6) compared to MDLLs, (ii) limited suppression of RO flicker noise due to their Type-I response, and (iii) the need for RO free running frequency, F FR , to be close to NF REF for maintaining low jitter performance across voltage and temperature. These factors limit the multiplication factor (usually to less than 10) and degrade power efficiency [4,5]. In this paper, we present an ILCM architecture that achieves a NBW of close to F REF /3 with a jitter of 335fs rms at 5GHz, while operating with F REF = 125MHz and consuming 5.3mW.
更多
查看译文
关键词
ILCM,CMOS,ring oscillator,RO noise suppression bandwidth,clocking digital systems,phase locked loops,PLL,multiplying delay-locked loops,MDLL,clock edge,edge replacement logic,analog calibration schemes,RO flicker noise,RO free running frequency,FFR,NFREF,power efficiency,digital injection-locked clock multiplier,jitter cascaded ring,current 8.6 A,frequency 2.5 GHz to 5.75 GHz,size 65 nm,power 5.3 mW
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要