26.5 Adaptive clocking in the POWER9™ processor for voltage droop protection.

ISSCC(2017)

引用 56|浏览145
暂无评分
摘要
Increasing transistor counts in modern processors can create instantaneous changes in current, driving nanosecond-speed supply voltage (V DD ) droops that require extra guardband for correct product operation. The POWER9 processor uses an adaptive clock strategy to reduce timing margin needed during power supply droop events by embedding analog voltage-droop monitors (VDMs) that direct a digital phase-locked loop (DPLL) to immediately reduce clock frequency in response.
更多
查看译文
关键词
adaptive clocking,POWER9 processor,voltage droop protection,nanosecond speed supply voltage droops,adaptive clock strategy,timing margin reduction,power supply droop events,analog voltage-droop monitors,digital phase-locked loop
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要