A Novel Ternary Multiplier Based on Ternary CMOS Compact Model

2017 IEEE 47th International Symposium on Multiple-Valued Logic (ISMVL)(2017)

引用 29|浏览28
暂无评分
摘要
Multiple-valued logic (MVL) has potential advantages for energy-efficient design by reducing a circuit complexity. Because of physical device and circuit realization issues, however, there are relatively small number of researches on MVL circuit designs. We design a novel ternary multiplier based on a ternary CMOS (T-CMOS) compact model. To estimate performance and energy efficiency of our ternary design, we construct a standard ternary-cell library and exploit a ternary static timing analysis (T-STA). The proposed ternary multiplier design achieves significant total power reduction and performance improvement over conventional ternary design.
更多
查看译文
关键词
MVL,Ternary multiplier,T-STA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要