Offset Analysis and Design Optimization of a Dynamic Sense Amplifier for Resistive Memories

2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)(2017)

引用 0|浏览5
暂无评分
摘要
The input-referred offset of a dynamic latch-based sense amplifier for resistive memories is extensively analyzed. This circuit is modeled using both small and large signal analysis, in order to evaluate mismatch effects and to support design robustness to process variations. Effect of various design parameters on offset are studied and reported. It is shown that load capacitance has a profound effect on the sense amplifier offset. Design optimization is then proposed thanks to this analysis, resulting to an input-referred offset (simply called offset in the rest of the paper) down to about 200 Ohms for one sigma variation with 20fF applied load capacitance.
更多
查看译文
关键词
resisive memories,sensing circuits,process variations,offset
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要