On Tolerating Faults of TSV/Microbumps for Power Delivery Networks in 3D IC

2017 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)(2017)

引用 1|浏览15
暂无评分
摘要
In 3DIC design, we may face the problem in manufacturing faults of through silicon vias (TSVs) and microbumps, and it will cause insufficient power delivery and eventually result in fatal error of functioning. In this work, we propose a power TSV/microbump fault tolerance scheme to resolve this issue. First, we use a fast heuristic to predict the worst IR-drop distribution under a given faulty rate by analyzing power simulation results. Next, we use an incremental repair method to enhance power delivery network until reaching the given target IR-drop. The experimental results show that our methodology is effective in power delivery network enhancement in TSV/microbump DFM.
更多
查看译文
关键词
Fault tolerance,Power delivery network,3D IC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要