High-Precision Power Modelling of the Tegra K1 Variable SMP Processor Architecture

2016 IEEE 10th International Symposium on Embedded Multicore/Many-core Systems-on-Chip (MCSOC)(2016)

引用 6|浏览3
暂无评分
摘要
Energy efficiency is an important issue for many embedded systems, where limited battery lifetime and powerhungry hardware constrain the usefulness of such devices. Modern Systems-on-Chip (SoCs) such as the Tegra K1 employ advanced power management capabilities such as two CPU clusters, clock-gating, power-gating and dynamic frequency tuning to meet application demands. At design or runtime phases, it is challenging for system architects and software developers to understand the effects that these mechanisms have in terms of power and performance in all parts of the system. This is because it is impossible to measure directly the power usage of cores, caches, memory and other hardware components. Rate based power models are often proposed as a solution for this, unfortunately these can mispredict substantially on the Tegra K1 up to 30 %. In this paper, we propose a power modelling method for the Tegra K1 CPU which overcomes the limitations of the most common types of models found in literature, but still only requires power measurement of the board. Through extensive empirical validation, we demonstrate an accuracy which is close to 100 %. Preliminary experiments show that our methodology is able to capture instruction power of individual system processes and applications and produce detailed power breakdowns of all components in the system.
更多
查看译文
关键词
power management capabilities,CPU clusters,clock-gating,power-gating,dynamic frequency tuning,Tegra K1 CPU,power measurement,instruction power,detailed power breakdowns,SoC,systems-on-chip,powerhungry hardware,limited battery lifetime,embedded systems,energy efficiency,Tegra K1 variable SMP processor architecture,high-precision power modelling
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要